
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 2006 Marvell
Page 4-72
Document Classification: Proprietary Information
December 13, 2006, Preliminary
Not approved by Document Control. For review only.
GP
IO
97
VC
C
_
IO
1
G
P
IO_
97
SSP
T
X
D4
U2
D_
T
E
RM
SEL
ECT
S
SPRXD4
(
w
a
k
e
GENERIC[8
])
GP
IO
98
VC
C
_
IO
1
G
P
IO_
98
S
S
P
R
X
D
4 (
w
ake
G
E
NERIC[8
])
U2
D
_
SUSP
END
M
SSP
T
X
D4
GP
IO
99
VC
C
_
IO
1
G
P
IO_
99
UAR
T
1
_
RXD
(w
ak
e
G
E
NERIC[3
])
USB_
P2
_
2
USB_
P2
_
5
USB_
P2
_
6
U2
D_
T
E
RM
_
S
E
LE
C
T
UAR
T
1
_
T
X
D
GP
IO
10
0
VC
C
_
IO
1
GP
IO
_
1
0
0
UAR
T
1
_
TXD
U
SB_
P2
_
6
U2
D_
RES
E
T
U
SB_
P2
_
2
USB_
P2
_
5
UAR
T
1
_
RXD
(w
ak
e
GENERIC[3
])
KP_
M
K
IN
<6
>
GP
IO
10
1
VC
C
_
IO
1
GP
IO
_
1
0
1
UAR
T
1
_
CTS USB_
P2
_
1
U2
D_
XCVR_
S
E
LE
C
T
U
A
RT
1
_
RT
S
K
P
_
M
K
IN
<
7
>
GP
IO
10
2
VC
C
_
IO
1
GP
IO
_
1
0
2
UAR
T
1
_
DCD
(w
ak
e
G
E
NERIC[3
])
USB_
P2
_
4
UAR
T
1
_
TXD
U2
D_
T
E
RM
_
S
E
LE
C
T
UAR
T
1
_
RXD
(w
ak
e
GENERIC[3
])
GP
IO
10
3
VC
C
_
IO
1
GP
IO
_
1
0
3
UAR
T
1
_
DSR
(w
ak
e
G
E
NERIC[3
])
USB_
P2
_
8
U2
D
_
SUSPE
ND
M
UAR
T
1
_
DT
R
GP
IO
10
4
VC
C
_
IO
1
GP
IO
_
1
0
4
UAR
T
1
_
RI
(w
ak
e
G
E
NERIC[3
])
USB_
P2
_
3
UT
M
_
L
INEST
A
T
E0
UAR
T
1
_
RXD
(w
ak
e
GENERIC[3
])
KP_
M
K
O
U
T
<
6
>
GP
IO
10
5
VC
C
_
IO
1
GP
IO
_
1
0
5
UAR
T
1
_
DT
R
U
SB_
P2
_
5
UT
M
_
L
INEST
A
T
E1
KP_
M
K
O
U
T
<
7
>
UAR
T
1
_
DSR
(w
ak
e
GENERIC[3
])
GP
IO
10
6
VC
C
_
IO
1
GP
IO
_
1
0
6
UAR
T
1
_
R
T
S
U
SB_
P2
_
7
U2
D_
OPM
O
DE1
U
AR
T
1
_
C
T
S
GP
IO
10
7
VC
C
_
IO
1
GP
IO
_
1
0
7
UAR
T
3
_
CT
S
(w
ak
e
G
E
NERIC[5
])
KP_
DK
IN
<0
>
(w
ak
e
A
D
x
E
R
[21]
)
U
A
RT
3
_
RT
S
GP
IO
10
8
VC
C
_
IO
1
GP
IO
_
1
0
8
U
A
RT
3
_
RT
S
KP_
DK
IN
<1
>
(w
ak
e
A
D
x
E
R
[21]
)
UAR
T
3
_
CT
S
(w
ak
e
GENERIC[5
])
GP
IO
10
9
VC
C
_
IO
1
GP
IO
_
1
0
9
UAR
T
3
_
T
X
D
KP_
DK
IN
<2
>
(w
ak
e
A
D
x
E
R
[21]
)
UAR
T
3
_
RXD
(w
ak
e
GENERIC[5
])
UT
M
_
L
INEST
A
T
E0
GP
IO
1
1
0
VC
C
_
IO
1
GP
IO
_1
10
UAR
T
3
_
RXD
(w
ak
e
G
E
NERIC[5
])
KP_
DK
IN
<3
>
(w
ak
e
A
D
x
E
R
[21]
)
U
A
R
T
3_
TX
D
U
2D
_
O
P
M
O
D
E
1
T
a
b
le
4-
1. P
X
A
300
Pr
o
cess
o
rs
A
lterna
te Fu
nct
ion
T
a
b
le
Pi
n
Na
m
e
Po
w
e
r Su
pp
ly
P
rim
ar
y
Fu
nc
ti
o
n
a
t
Re
set
(Alt
F
N
0)
Alt
. F
N
1
A
lt
. F
N
2
A
lt
. F
N
3
A
lt
. F
N
4
A
lt
. F
N
5
A
lt
. F
N
6
A
lt
. F
N
7