![Marvell PXA300 Скачать руководство пользователя страница 257](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615257.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Slave Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 257
Not approved by Document Control. For review only.
The BPMU is reset by four different reset sources as explained in
“Reset Management” on page 9-239
.
9.3.1
Application Subsystem Power Status/Configuration
Register (ASCR)
ASCR, defined in
, contains the following status flags:
•
Maximum turbo value select (MTS) — sets the maximum XN value for a turbo frequency that can be
selected without initiating a voltage change sequence.
Note:
See
Table 2-4, “Application Core PLL, Turbo and Run Mode Output Frequencies”
for legal
values of this field for the current XL setting.
•
Maximum turbo value select_Status (MTS_S) — Displays the current setting of the MTS value.
NOTE: Any write to the MTS value must be followed by a polling of this field until the two match.
•
D1-state status (D1S) is set when D1 state is entered.
•
D2-state status (D2S) is set when D2 state is entered.
•
D3-state status (D3S) is set when D3 state is entered.
•
The status flags are cleared by writing 0b1 to them. Writing 0b0 has no effect. System and GPIO resets
returns the APSR bits to their reset values, as shown in
. RDH is set as a result of D3 entry.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 9-3. ASCR Bit Definitions (Sheet 1 of 2)
Physical Address
40F4_0000
ASCR
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
RDH
reserved
MTS
re
s
e
rved
MTS_S
Reserved
D1S
D2S
D3S
Reset
1
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
1
0
?
0
1
0
?
?
?
?
?
0
0
0
Bits
Access
Name
Description
31
R/W
RDH
Controls the de-assertion of FW_RDH
Refer to GPIO chapter
Chapter 24, “Delayed Release Mode”
This bit is set when we assert RDH firewall when entering D1/D2/D3 and
coming out of any reset.
This bit gets cleared by the Harware exiting D1/D2 when RDH firewallis
deasserted by the HW.
This bit needs to be cleared as part of the software initialization coming out
of any reset and coming out of D3 .
This bit is only ever written to 0 which releases the control; 1 implies that the
RDH signal is asserted and this is done via hardware.
30:15
—
—
reserved