![Marvell PXA300 Скачать руководство пользователя страница 270](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615270.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 270
Document Classification: Proprietary Information
December 13, 2006
Not approved by Document Control. For review only.
9.3.9
Application Subsystem Wake-Up from D1 to D0 State
Enable Register (AD1D0ER)
, selects whether or not the corresponding wake-up sources cause an
application subsystem wake up from the D1 to D0 state. For details on programming a GPIO pin as a wake-up
source, refer to Chapter 4, “Pin Descriptions and Control” in Vol. I: System and Timer Configuration Developers
Manual.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
Table 9-10. AD2D1SR Bit Definitions
Physical Address
40F4_001C
AD2D1SR
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
WS
R
T
C
Reserved
reserved
Reset
0
0
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
Bits
Access
Name
Description
31
R/Write 1 to
clear
WSRTC
Wake-up Status for RTC from D2 to D1 state
0 = No wake-up occurred due to RTC alarm.
1 = Wake-up occurred due to RTC alarm.
30:0
—
—
reserved