69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Slave Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 273
Not approved by Document Control. For review only.
9.3.10
Application Subsystem Wake-Up from D1 to D0 Status
Register (AD1D0SR)
, indicates which sources caused an application-subsystem wake up from D1 to
D0 state. These bits are cleared by writing 0b1 to them. Writing 0b0 to any status bit has no effect.
This is a read/write register. Ignore reads from reserved bits. Write 0b0 to reserved bits.
1:0
R/W
WE_EXTERN
AL[n]
Wake-up options for external event inputs from D1 to D0 state, where
n = 0 or 1.
These are communicated via Services unit:
0 = Disable wake-up due to external event[n] edge detect.
1 = Enable wake-up due to external event[n] edge detect.
Table 9-11. AD1D0ER Bit Definitions (Sheet 3 of 3)
Physical Address
40F4_0020
AD1D0ER
Slave Power Management Unit
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
WE
R
T
C
WE
O
S
T
WET
S
I
W
E
US
BH
reserved
WE
U
S
B
2
reserved
WE
MS
L0
WEM
U
X3
WEM
U
X2
WE
K
P
WEU
S
IM
1
WEU
S
IM
0
WE
ML
C
D
reserved
WE
OTG
WE_GENERIC <13:0>
W
E
_E
XT
ER
N
A
L
WE
R
T
C
WE
OS
T
WETS
I
W
E
US
BH
reserved
W
E
US
B2
reserved
WEM
S
L
0
WE
MU
X
3
WE
MU
X
2
WE
K
P
WE
U
S
IM
1
WE
U
S
IM
0
WE
MLC
D
reserved
WE
OTG
WE_GENERIC <13:0>
Reserved
W
E
_E
X
T
E
RNAL
Reset
0
0
0
0
?
0
?
0
0
0
0
0
0
0
?
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
?
0
Bits
Access
Name
Description