
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Services Power Management Unit
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 181
Not approved by Document Control. For review only.
•
Dedicated I
2
C controller for external regulator interface to provide voltage control
8.4
Signal Descriptions
lists the input and output signals required and supplied by the MPMU.
Note:
The wake-up sources listed are for S-state wake-up events only. Wake-up sources associated
with subsystem states (D-states), including D3, are defined in the subsystem PMU
specifications.
Table 8-1. Power Management Unit Pin Definitions
Device I/O
Type
Definition
nRESET
Input
An active-low input that signals the Tavor device to enter hardware
reset state.
nRESET_OUT
Output
An active-low output that signals the system that the MPMU is in any
reset state (configurable for S2, S3 and for GPIO reset).
nGPIO_RESET Input
An active-low input that signals a soft reset used to reset the device
while retaining memory state. The application subsystem is reset,
but the memory controllers are allowed to complete current transfers
and the external DRAM memory is placed in self-refresh mode.
EXT_WAKEUP<1:0>
Input
Wake-up event sources from S2 and S3 state. EXT_WAKEUP<1:0>
do provide a wake-up event from S3 state even when S3 was
entered due to an nBATT_FAULT assertion.
nBATT_FAULT
Input
An active-low input that signals the MPMU the main battery is low or
has been removed from the system.
SYS_EN
Output
An active-high output that enables the external high-voltage power
supplies.
PWR_EN
Output
An active-high output that enables the external low-voltage power
supplies.
PWR_SCL
Bidirectional
Power management unit I
2
C clock pin.
PWR_SDA
Bidirectional
Power management unit I
2
C data pin.
PWR_CAP<1:0>
Analog
The PWR_CAP signals connect to an external capacitor used with
the on-chip DC-DC converter circuitry to achieve very low power in
the S3 state.
PWR_OUT
Analog
The PWR_OUT signal connects to an isolated external capacitor.