
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Copyright © 2006 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006, Preliminary
Document Classification: Proprietary Information
Page 91
Not approved by Document Control. For review only.
U_CLK
Output
USIM Clock—USIM card clock signal.
U_nRST
Output
USIM Reset—USIM card reset signal.
U_DETECT
Input
USIM—Card Detect signal for USIM.
Smart Card Signals
SC_IO
Bidirectional
Smart Card I/O—Smart Card data signal
SC_VS0
Output
Smart Card Voltage Select 0—this output goes high to disable the SmartCard card
power and connect VCC_CARD2 to VSS_CARD.
SC_nVS1
Output
Smart Card Voltage Select 1—this output goes low to enable the external SmartCard
card power supply that provides 1.8 V on VCC_CARD2.
SC_nVS2
Output
Smart Card Voltage Select 2—This output goes low to enable the external SmartCard
card power supply that provides 3.0 V on VCC_CARD2.
SC_CLK
Output
Smart Card Clock—SmartCard card clock signal.
SC_nRST
Output
Smart Card Reset—SmartCard card reset signal.
SC_DETECT
Input
Smart Card Detect—Card Detect signal for SmartCard.
Keypad Controller Signals
KP_DKIN<7:0>
Input
Keypad Direct Key Inputs
KP_MKIN<7:0>
Input
Keypad Matrix Key Inputs
KP_MKOUT<7:0>
Output
Keypad Matrix Key Outputs
SSP Signals
SSPSCLK
Bidirectional
Synchronous Serial Port Clock 1—the serial bit clock may be configured as an output
(master mode operation) or an input (slave mode operation).
SSPSFRM
Bidirectional
Synchronous Serial Port Frame 1—the serial frame sync may be configured as an
output (master mode operation) or an input (slave mode operation).
SSPTXD
Output
Synchronous Serial Port Transmit Data 1—serial data driven out synchronously with
the bit clock
SSPRXD
Input
Synchronous Serial Port Receive Data 1—serial data latched using the bit clock
SSPEXTCLK/
SSPCKEN
Input
Synchronous Serial Port External Clock 1—this input may be used to supply an
external bit clock or an external enable request for the internally generated bit clock.
SSPSYSCLK
Output
Synchronous Serial Port 1 System Clock—When enabled, provides a reference clock
at four times the port 1-bit clock.
SSPSCLK2
Bidirectional
Synchronous Serial Port Clock 2—the serial bit clock may be configured as an output
(master mode operation) or an input (slave mode operation).
SSPSFRM2
Bidirectional
Synchronous Serial Port Frame 2—the serial frame sync may be configured as an
output (master mode operation) or an input (slave mode operation).
SSPTXD2
Output
Synchronous Serial Port Transmit Data 2—serial data driven out synchronously with
the bit clock.
SSPRXD2
Input
Synchronous Serial Port Receive Data 2—serial data latched using the bit clock.
SSPEXTCLK2/SSPCL
KEN2
Input
Synchronous Serial Port External Clock 2—this input may be used to supply an
external bit clock or an external enable request for the internally generated bit clock.
Table 4-3. PXA300 Processors Signal Descriptions (Sheet 6 of 14)
Signal Name
Type
Signal Descriptions