
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
Performance Monitoring and Debug
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 433
Not approved by Document Control. For review only.
15.4.3
Debug Functionality
The basic functionality included in this module is control and support of the debug functions. Configuration of
the interaction between units is completed via registers.
This module allows coordination of various events occurring in different parts of the system to allow an
occurrence in one part of the system to force debug operations in all of the other parts of the system.
59
System Bus 1 to dynamic/static memory read/write latency measurement
Amount of time when System Bus 1 to dynamic/static memory has more than two read/write
requests outstanding
60
System Bus 1 to dynamic/static memory read/write latency measurement
Amount of time when System Bus 1 to dynamic/static memory has more than three read/write
requests outstanding
61
System Bus 1 to dynamic/static memory read/write latency measurement
Amount of time when System Bus 1 to dynamic/static memory has more than four read/write
requests outstanding
62
System Bus 2 to internal memory read/write latency measurement
Amount of time when System Bus 2 to internal memory has more than one read/write requests
outstanding
63
System Bus 2 to internal memory read/write latency measurement
Amount of time when System Bus 2 to internal memory has more than two read/write requests
outstanding
64
System Bus 2 to internal memory read/write latency measurement
Amount of time when System Bus 2 to internal memory has more than three read/write requests
outstanding
65
System Bus 2 to internal memory read/write latency measurement
Amount of time when System Bus 2 to internal memory has more than four read/write requests
outstanding
66
System Bus 2 to dynamic/static memory read/write latency measurement
Amount of time when System Bus 2 to dynamic/static memory has more than one read/write
requests outstanding
67
System Bus 2 to dynamic/static memory read/write latency measurement
Amount of time when System Bus 2 to dynamic/static memory has more than two read/write
requests outstanding
68
System Bus 2 to dynamic/static memory read/write latency measurement
Amount of time when System Bus 2 to dynamic/static memory has more than three read/write
requests outstanding
69
System Bus 2 to dynamic/static memory read/write latency measurement
Amount of time when System Bus 2 to dynamic/static memory has more than four read/write
requests outstanding
70
Reserved
Table 15-1. PXA300 Processor and PXA310 Processor
Performance Monitor Events (Sheet
4 of 4)
Event
Number
Event Description