![Marvell PXA300 Скачать руководство пользователя страница 313](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615313.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
DMA Controller
Copyright © 12/13/06 Marvell
CONFIDENTIAL
Doc. No. MV-TBD-00 Rev. A
December 13, 2006
Document Classification: Proprietary Information
Page 313
Not approved by Document Control. For review only.
MSL
Receive 1
0x4140_0004
4
11
8, 16, 32, or
trailing
Source
0x4000_01C0
Transmit 1
0x4140_0004
4
11
8, 16, 32, or
trailing
Target
0x4000_01C4
Receive 2
0x4140_0008
4
11
8, 16, 32, or
trailing
Source
0x4000_01C8
Transmit 2
0x4140_0008
4
11
8, 16, 32, or
trailing
Target
0x4000_01C
C
Receive 3
0x4140_000C
4
11
8, 16, 32, or
trailing
Source
0x4000_01D0
Transmit 3
0x4140_000C
4
11
8, 16, 32, or
trailing
Target
0x4000_01D4
Receive 4
0x4140_0010
4
11
8, 16, 32, or
trailing
Source
0x4000_01D8
Transmit 4
0x4140_0010
4
11
8, 16, 32, or
trailing
Target
0x4000_01D
C
Receive 5
0x4140_0014
4
11
8, 16, 32, or
trailing
Source
0x4000_01E0
Transmit 5
0x4140_0014
4
11
8, 16, 32, or
trailing
Target
0x4000_01E4
Receive 6
0x4140_0018
4
11
8, 16, 32, or
trailing
Source
0x4000_01E8
Transmit 6
0x4140_0018
4
11
8, 16, 32, or
trailing
Target
0x4000_01E
C
Receive 7
0x4140_001C
4
11
8, 16, 32, or
trailing
Source
0x4000_01F0
Transmit 7
0x4140_001C
4
11
8, 16, 32, or
trailing
Target
0x4000_01F4
USIM 1
Receive 0x4160_0000
1
01
8
or
trailing
Source
0x4000_01F8
Transmit
0x4160_0004
1
01
8 or trailing
Target
0x4000_01F
C
USIM 2
Receive 0x4210_0000
1
01
8
or
trailing
Source
0x4000_116C
Transmit
0x4210_0004
1
01
8 or trailing
Target
0x4000_1170
SSP2
Receive 0x4170_0010
1, 2, or
4
01, 10, or 11
8, 16, 32 or trailing
Source
0x4000_013C
Transmit 0x4170_0010
1, 2, or
4
01, 10, or 11
8, 16, 32 or trailing
Target
0x4000_0140
SSP3
Receive 0x4190_0010
1, 2, or
4
01, 10, or 11
8, 16, 32 or trailing
Source
0x4000_1108
Transmit 0x4190_0010
1, 2, or
4
01, 10, or 11
8, 16, 32 or trailing
Target
0x4000_110C
Table 11-8. DMA Quick Reference for On-Chip Peripherals (Sheet 4 of 5)
Unit
Function
FIFO Address
Width
(bytes)
DCMDx
Width
(binary)
Burst Size
(bytes)
Source or
Target
DRCMRx