Table 4-4: Interconnect Master Interfaces
Issuance is based on the number of read, write, and total transactions. The FIFO buffer depth for AXI is based on
the AW, AR, R, W, and B channels. For AHB and APB, the depth is based on W, A, and D channels.
Type
Buffer
Depth
Issuance
CDAS
GPV
Access
Security
Switch
Clock
Interface
Width
Master
AXI
2, 2, 2,
2, 2
7, 12,
19
SSPID
Yes
Per
Transac-
tion
L3 main
switch
mpu_l2_ram_
clk
64
L2 cache
M0
AXI
2, 2, 6,
6, 2
16, 16,
32
SAS
Yes
Per
Transac-
tion
L3 main
switch
l3_main_clk
64
FPGA-
to-HPS
bridge
AXI
2, 2, 2,
2, 2
8, 8, 8
SSPID
No
Per
Transac-
tion
L3 main
switch
l4_main_clk
64
DMA
AXI
2, 2, 2,
2, 2
16, 16,
32
SSPID
No
Nonsecure
L3 master
peripheral
switch
l4_main_clk
32
EMAC 0/
1
AHB
2, 2, 2
2, 2, 4
SSPID
No
Nonsecure
L3 master
peripheral
switch
usb_mp_clk
32
USB
OTG 0/1
AXI
2, 2, 2,
2, 2
1, 8, 9
SSPID
No
Nonsecure
L3 master
peripheral
switch
nand_x_clk
32
NAND
AHB
2, 2, 2
2, 2, 4
SSPID
No
Nonsecure
L3 master
peripheral
switch
l4_mp_clk
32
SD/
MMC
AXI
2, 2, 2,
2, 2
32, 1,
32
SSPID
No
Nonsecure
L3 master
peripheral
switch
dbg_at_clk
32
ETR
AHB
2, 2, 2
1, 1, 1
SS
Yes
Secure
L3 main
switch
dbg_clk
32
DAP
Interconnect Slave Properties
The interconnect connects to various slave interfaces through the L3 main switch, L3 slave peripheral switch,
and the five L4 peripheral buses. After reset, all slave interfaces are set to the secure state.
Altera Corporation
Interconnect
4-15
Interconnect Slave Properties
cv_54004
2013.12.30