Triggering
Combined
Interrupts
Interrupt Name
Source Block
GIC
Interrupt
Number
(6)
Edge
—
l2_ecc_byte_wr_IRQ
L2-Cache
67
Edge
—
l2_ecc_corrected_IRQ
L2-Cache
68
Edge
—
l2_ecc_uncorrected_IRQ
L2-Cache
69
Level
(9)
l2_combined_IRQ
L2-Cache
70
Level
—
ddr_ecc_error_IRQ
DDR
71
Level or Edge
—
FPGA_IRQ0
FPGA
72
Level or Edge
—
FPGA_IRQ1
FPGA
73
Level or Edge
—
FPGA_IRQ2
FPGA
74
Level or Edge
—
FPGA_IRQ3
FPGA
75
Level or Edge
—
FPGA_IRQ4
FPGA
76
Level or Edge
—
FPGA_IRQ5
FPGA
77
Level or Edge
—
FPGA_IRQ6
FPGA
78
Level or Edge
—
FPGA_IRQ7
FPGA
79
Level or Edge
—
FPGA_IRQ8
FPGA
80
Level or Edge
—
FPGA_IRQ9
FPGA
81
Level or Edge
—
FPGA_IRQ10
FPGA
82
Level or Edge
—
FPGA_IRQ11
FPGA
83
Level or Edge
—
FPGA_IRQ12
FPGA
84
Level or Edge
—
FPGA_IRQ13
FPGA
85
Level or Edge
—
FPGA_IRQ14
FPGA
86
Level or Edge
—
FPGA_IRQ15
FPGA
87
Level or Edge
—
FPGA_IRQ16
FPGA
88
(6)
To ensure that you are using the correct GIC interrupt number, your code should refer to the symbolic interrupt
name, as shown in the Interrupt Name column. Symbolic interrupt names are defined in a header file distributed
with the source installation for your operating system.
(9)
This interrupt combines the following interrupts:
DECERRINTR
,
ECNTRINTR
,
ERRRDINTR
,
ERRRTINTR
,
ERRWDINTR
,
ERRWTINTR
,
PARRDINTR
,
PARRTINTR
, and
SLVERRINTR
Cortex-A9 Microprocessor Unit Subsystem
Altera Corporation
cv_54006
GIC Interrupt Map for the Cyclone V SoC HPS
6-14
2013.12.30