
Table 5-6: FPGA-to-HPS Bridge Slave Write Response Channel Signals
Description
Direction
Width
Signal
Write response ID
Output
8 bits
BID
Write response
Output
2 bits
BRESP
Write response channel valid
Output
1 bit
BVALID
Write response channel ready
Input
1 bit
BREADY
Table 5-7: FPGA-to-HPS Bridge Slave Read Address Channel Signals
Description
Direction
Width
Signal
Read address ID
Input
8 bits
ARID
Read address
Input
32 bits
ARADDR
Burst length
Input
4 bits
ARLEN
Burst size
Input
3 bits
ARSIZE
Burst type
Input
2 bits
ARBURST
Lock type—Valid values are 00 (normal access) and
01 (exclusive access)
Input
2 bits
ARLOCK
Cache policy type
Input
4 bits
ARCACHE
Protection type
Input
3 bits
ARPROT
Read address channel valid
Input
1 bit
ARVALID
Read address channel ready
Output
1 bit
ARREADY
Read user sideband signals
Input
5 bits
ARUSER
Table 5-8: FPGA-to-HPS Bridge Slave Read Data Channel Signals
Description
Direction
Width
Signal
Read ID
Output
8 bits
RID
Read data
Output
32, 64, or 128 bits
RDATA
Read response
Output
2 bits
RRESP
Read last data identifier
Output
1 bit
RLAST
Read data channel valid
Output
1 bit
RVALID
Read data channel ready
Input
1 bit
RREADY
HPS-FPGA AXI Bridges
Altera Corporation
cv_54005
FPGA-to-HPS Bridge Slave Signals
5-6
2013.12.30