
Figure 4-9: 6 Transceiver Channels and 1 PCIe HIP Blocks with PCIe x2 and x4 Channel Placement
The grayed out PCIe Hard IP block is not used in this example.
Transceiver Bank
PCIe x4
PCIe
Hard IP
PCIe
Hard IP
CMU PLL
Ch5
Master
Ch3
Ch4
Ch2
Ch1
Ch0
PCIe x2
Figure 4-10: 6 Transceiver Channels and 2 PCIe HIP with PCIe x1 Channel Placement
The grayed out PCIe Hard IP block is not used in this example.
Transceiver Bank
PCIe x1
PCIe
Hard IP
PCIe
Hard IP
CMU PLL
Ch5
Master
Ch3
Ch4
Ch2
Ch1
Ch0
PCIe x1
PCIe
Hard IP
PCIe
Hard IP
–OR–
Transceiver Bank
CMU PLL
Ch5
Master
Ch3
Ch4
Ch2
Ch1
Ch0
Figure 4-11: 3 Transceiver Channels and 1 PCIe HIP Blocks with PCIe x1 Channel Placement
Transceiver Bank
PCIe x1
PCIe
Hard IP
CMU PLL
Ch2
Ch1
Ch0
Master
For PCIe Gen1 and Gen2, there are restrictions on the achievable x1 and x4 bonding configurations
if you intend to use both top and bottom Hard IP blocks in the device.
Transceiver Protocol Configurations in Cyclone V Devices
Altera Corporation
CV-53004
PCIe Supported Configurations and Placement Guidelines
4-10
2013.10.17