
Figure 7-9: Connection Setup for Programming the EPCQ Using the JTAG Interface
DATA0
DATA1
DATA2
DATA3
DCLK
nCS
FPGA Device
1 kΩ
GND
nCE
TCK
TDO
TMS
TDI
MSEL[4..0]
nSTATUS
CONF_DONE
nCONFIG
AS_DATA0/ASDO
AS_DATA1
AS_DATA2
AS_DATA3
DCLK
nCSO
CLKUSR
Serial
Flash
Loader
V
CCPGM
V
CCPD
Pin 1
Download Cable
10-Pin Male Header
(JTAG Mode) (Top View)
EPCQ Device
10 kΩ
10 kΩ
10 kΩ
V
CCPGM
V
CCPGM
V
CCPD
GND
GND
V
CCPD
Connect the pull-up resistors to
V
CCPGM
at a 3.0- or 3.3-V
power supply.
The resistor value can vary
from 1 k
Ω to 10 kΩ. Perform
signal integrity analysis to
select the resistor value for your
setup.
For more information, refer to
the MSEL pin settings.
Instantiate SFL in your
design to form a bridge
between the EPCQ and
the 10-pin header.
Use the CLKUSR pin to supply the external clock
source to drive DCLK during configuration.
Programming EPCS Using the Active Serial Interface
To program an EPCS device using the AS interface, connect the device as shown in the following figure.
Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices
Altera Corporation
CV-52007
Programming EPCS Using the Active Serial Interface
7-18
2014.01.10