Related Information
"Transceiver PHY Reset Controller IP Core" chapter of the Altera Transceiver PHY IP Core User Guide.
For information about the transceiver PHY reset controller.
User-Coded Reset Controller Signals
Use the signals in the following figure and table with a user-coded reset controller.
Figure 3-4: Interaction Between the Transceiver PHY Instance, Transceiver Reconfiguration Controller, and
the User-Coded Reset Controller
clock
reset
tx_cal_busy
rx_cal_busy
Transceiver PHY Instance
User-Coded
Reset Controller
rx_is_lockedtoref
pll_locked
rx_is_lockedtodata
reconfig_busy
mgmt_rst_reset
mgmt_clk_clk
reconfig_from_xcvr
reconfig_to_xcvr
Transceiver
Reconfiguration
Controller
rx_digitalreset
pll_powerdown
rx_analogreset
tx_digitalreset
Receiver
PMA
CDR
Transmitter
PCS
Transmitter
PMA
Receiver
PCS
tx_analogreset
Transmitter
PLL
Table 3-2: Signals Used by the Transceiver PHY instance, Transceiver Reconfiguration Controller, and User-Coded
Reset Controller
Description
Signal Type
Signal Name
Clock for the Transceiver Reconfiguration Controller.
This clock must be stable before releasing
mgmt_
rst_reset
.
Clock
mgmt_clk_clk
Reset for the Transceiver Reconfiguration Controller
Reset
mgmt_rst_reset
Resets the TX PLL when asserted high
Control
pll_powerdown
Resets the TX PMA when asserted high
Control
tx_analogreset
Resets the TX PCS when asserted high
Control
tx_digitalreset
Resets the RX PMA when asserted high
Control
rx_analogreset
Resets the RX PCS when asserted high
Control
rx_digitalreset
A high on this signal indicates that reconfiguration is
active
Status
reconfig_busy
A high on this signal indicates that TX calibration is
active
Status
tx_cal_busy
Transceiver Reset Control in Cyclone V Devices
Altera Corporation
CV-53003
User-Coded Reset Controller Signals
3-6
2013.05.06