Table 5-5: Package Plan for Cyclone V SX Devices
The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O
pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
F896
U672
Member Code
XCVR
HPS I/O
FPGA GPIO
XCVR
HPS I/O
FPGA GPIO
—
—
—
6
181
145
C2
—
—
—
6
181
145
C4
9
181
288
6
181
145
C5
9
181
288
6
181
145
C6
Table 5-6: Package Plan for Cyclone V ST Devices
The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O
pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
F896
Member Code
XCVR
HPS I/O
FPGA GPIO
9
181
288
D5
9
181
288
D6
For more information about each device variant, refer to the device overview.
Related Information
Altera Corporation
I/O Features in Cyclone V Devices
5-3
I/O Resources Per Package for Cyclone V Devices
CV-52005
2014.01.10