
Triggering
Combined
Interrupts
Interrupt Name
Source Block
GIC
Interrupt
Number
(6)
Level
—
nandw_ecc_uncorrected_IRQ
NAND
180
Level
—
nande_ecc_corrected_IRQ
NAND
181
Level
—
nande_ecc_uncorrected_IRQ
NAND
182
Level
—
qspi_IRQ
QSPI
183
Level
—
qspi_ecc_corrected_IRQ
QSPI
184
Level
—
qspi_ecc_uncorrected_IRQ
QSPI
185
Level
(11)
spi0_IRQ
SPI0
186
Level
(11)
spi1_IRQ
SPI1
187
Level
(11)
spi2_IRQ
SPI2
188
Level
(11)
spi3_IRQ
SPI3
189
Level
(12)
i2c0_IRQ
I2C0
190
Level
(12)
i2c1_IRQ
I2C1
191
Level
(12)
i2c2_IRQ
I2C2
192
Level
(12)
i2c3_IRQ
I2C3
193
Level
—
uart0_IRQ
UART0
194
Level
—
uart1_IRQ
UART1
195
Level
—
gpio0_IRQ
GPIO0
196
Level
—
gpio1_IRQ
GPIO1
197
Level
—
gpio2_IRQ
GPIO2
198
(6)
To ensure that you are using the correct GIC interrupt number, your code should refer to the symbolic interrupt
name, as shown in the Interrupt Name column. Symbolic interrupt names are defined in a header file distributed
with the source installation for your operating system.
(11)
This interrupt combines the following interrupts:
ssi_txe_intr
,
ssi_txo_intr
,
ssi_rxf_intr
,
ssi_rxo_intr
,
ssi_rxu_intr
, and
ssi_mst_intr
.
(12)
This interrupt combines the following interrupts:
ic_rx_under_intr
,
ic_rx_full_intr
,
ic_tx_
over_intr
,
ic_tx_empty_intr
,
ic_rd_req_intr
,
ic_tx_abrt_intr
,
ic_rx_done_intr
,
ic_activity_intr
,
ic_stop_det_intr
,
ic_start_det_intr
, and
ic_gen_call_intr
.
Altera Corporation
Cortex-A9 Microprocessor Unit Subsystem
6-19
GIC Interrupt Map for the Cyclone V SoC HPS
cv_54006
2013.12.30