
Values
Description
Counter
1, 2, 4, 8
VCO post-scale counter to divide the VCO output frequency
by the L factor in the LTD loop
L (PD)
Channel PLL as CDR PLL
When configured as a receiver CDR, each channel PLL independently recovers the clock from the incoming
serial data. The serial and parallel recovered clocks are used to clock the receiver PMA and PCS blocks.
The CDR supports the full range of data rates. The voltage-controlled oscillator (VCO) operates at half rate.
The L-counter dividers (PD) after the VCO extend the CDR data rate range. The Quartus II software
automatically selects these settings.
The CDR operates in either lock-to-reference (LTR) or lock-to-data (LTD) mode. In LTR mode, the CDR
tracks the input reference clock. In LTD mode, the CDR tracks the incoming serial data.
The time needed for the CDR PLL to lock to data depends on the transition density and jitter of the incoming
serial data and the PPM difference between the receiver input reference clock and the upstream transmitter
reference clock. You must hold the receiver PCS in reset until the CDR PLL locks to data and produces a
stable recovered clock.
After the receiver power up and reset cycle, you must keep the CDR in LTR mode until the CDR locks to
the input reference clock. When locked to the input reference clock, the CDR output clock is trained to the
configured data rate. The CDR then switches to LTD mode to recover the clock from the incoming data.
The LTR/LTD controller controls the switch between the LTR and LTD modes.
Figure 1-17: Channel PLL Block Diagram
LTD Mode
LTR Mode
Channel PLL
LTR/LTD
Controller
Phase
Detector
(PD)
Phase
Frequency
Detector
(PFD)
Charge Pump
&
Loop Filter
Voltage
Controlled
Oscilator
(VCO)
Lock
Detect
/M
/N
/L(PD)
/L(PFD)
Up
Down
Up
Down
Manual Lock
Controls
From Signal
Detect Circuit (1)
rx_serial_data
rx_is_lockedtodata
rx_is_lockedtoref
Recovered Clock
to Deserializer (2)
Serial Clock (3)
refclk
Notes:
1. Applicable in a PCIe configuration and custom mode configuration, for example SATA/SAS.
2. Applicable when configured as a CDR PLL.
3. Applicable when configured as a CMU PLL.
Altera Corporation
Transceiver Architecture in Cyclone V Devices
1-21
Channel PLL as CDR PLL
CV-53001
2013.05.06