
Figure 6-11: PHYCLK Networks in Cyclone V SE A2, A4, A5, and A6 Devices
Left
PLL
Sub-Bank
Sub-Bank
I/O Bank 7
Sub-Bank
Sub-Bank
I/O Bank 8
PHYCLK Networks
HPS
PHYCLK
Networks
Left
PLL
Right
PLL
Sub-Bank
Sub-Bank
I/O Bank 4
Sub-Bank
Sub-Bank
I/O Bank 3
PHYCLK Networks
HPS
I/O
FPGA Device
HPS
PLL
HPS Block
Sub-Bank
Sub-Bank
I/O
Bank
5
PHYCLK
Networks
Figure 6-12: PHYCLK Networks in Cyclone V SX C2, C4, C5, and C6 Devices, and Cyclone V ST D5 and D6
Devices
Left
PLL
Sub-Bank
Sub-Bank
I/O Bank 7
Sub-Bank
Sub-Bank
I/O Bank 8
PHYCLK Networks
HPS
PHYCLK
Networks
Left
PLL
Right
PLL
Sub-Bank
Sub-Bank
I/O Bank 4
Sub-Bank
Sub-Bank
I/O Bank 3
PHYCLK Networks
Transceiver
Banks
HPS
I/O
FPGA Device
HPS
PLL
HPS Block
Sub-Bank
Sub-Bank
I/O
Bank
5
PHYCLK
Networks
Altera Corporation
External Memory Interfaces in Cyclone V Devices
6-23
PHY Clock (PHYCLK) Networks
CV-52006
2014.01.10