Use
System Clock Name
Module Name
mpu_l2_ram_clk
Clock for the ACP ID mapper
slave and L2 master connections
Clock for the L4 OSC1 bus master
osc1_clk
Clock for the L4 SPIM bus master
spi_m_clk
Clock for the L4 SP bus master
l4_sp_clk
Clock for the quad SPI bus slave
l4_mp_clk
Clock for the boot ROM
l3_main_clk
Boot ROM
Clock for the on-chip RAM
l3_main_clk
On-chip RAM
Clock for the DMA
l4_main_clk
DMA controller
Clock synchronous to the STM
module
dbg_at_clk
Clock synchronous to the quad
SPI flash
l4_mp_clk
Clock for the control block (CB)
data interface and configuration
data slave
cfg_clk
FPGA manager
Clock for the control slave
l4_mp_clk
Clock for the data slave
l3_main_clk
HPS-to-FPGA bridge
Clock for the global programmer's
view (GPV) slave
l4_mp_clk
Clock for the data master
l3_main_clk
FPGA-to-HPS bridge
Clock for the GPV slave
l4_mp_clk
Clock for the GPV masters, and
the data and GPV slave
l4_mp_clk
Lightweight HPS-to-FPGA bridge
Clock for the control slave
l4_mp_clk
Quad SPI flash controller
Clock Manager
Altera Corporation
cv_54002
Clock Usage By Module
2-18
2013.12.30