
Resets
This section describes the reset interfaces to the HPS component.
Related Information
on page 3-1
For details about the HPS reset sequences, refer to the
Functional Description of the Reset Manager
in the
Reset Manager
chapter.
HPS-to-FPGA Reset Interfaces
The following interfaces allow the HPS to reset soft logic in the FPGA fabric:
•
h2f_reset
—HPS-to-FPGA cold and warm reset
•
h2f_cold_reset
—HPS-to-FPGA cold reset
•
h2f_warm_reset_handshake
—Warm reset request and acknowledge interface between HPS and
FPGA
HPS External Reset Sources
The following interfaces allow soft logic in the FPGA fabric to reset the HPS:
•
f2h_cold_reset_req
—FPGA-to-HPS cold reset request
•
f2h_warm_reset_req
—FPGA-to-HPS warm reset request
•
f2h_dbg_reset_req
—FPGA-to-HPS debug reset request
Debug and Trace Interfaces
Trace Port Interface Unit
The TPIU is a bridge between on-chip trace sources and a trace port.
•
h2f_tpiu
•
h2f_tpiu_clock_in
FPGA System Trace Macrocell Events Interface
The system trace macrocell (STM) hardware events allow logic in the FPGA to insert messages into the trace
stream.
•
f2h_stm_hw_events
FPGA Cross Trigger Interface
The cross trigger interface (CTI) allows trigger sources and sinks to interface with the embedded cross trigger
(ECT).
•
h2f_cti
•
h2f_cti_clock
HPS Component Interfaces
Altera Corporation
cv_54028
Resets
28-6
2013.12.30