Size
Base Address
Slave Title
Slave Identifier
4 KB
0xFFD01000
OSC1 Timer1
OSC1TIMER1
4 KB
0xFFD02000
Watchdog0
L4WD0
4 KB
0xFFD03000
Watchdog1
L4WD1
4 KB
0xFFD04000
Clock manager
CLKMGR
4 KB
0xFFD05000
Reset manager
RSTMGR
16 KB
0xFFD08000
System manager
SYSMGR
4 KB
0xFFE00000
DMA nonsecure registers
DMANONSECURE
4 KB
0xFFE01000
DMA secure registers
DMASECURE
4 KB
0xFFE02000
SPI slave0
SPIS0
4 KB
0xFFE03000
SPI slave1
SPIS1
4 KB
0xFFF00000
SPI master0
SPIM0
4 KB
0xFFF01000
SPI master1
SPIM1
4 KB
0xFFF02000
Scan manager registers
SCANMGR
64 KB
0xFFFD0000
Boot ROM
ROM
8 KB
0xFFFEC000
MPU SCU registers
MPUSCU
4 KB
0xFFFEF000
MPU L2 cache controller
registers
MPUL2
64 KB
0xFFFF0000
On-chip RAM
OCRAM
Document Revision History
Table 1-6: Document Revision History
Changes
Version
Date
Maintenance release
2013.12.30
December 2013
Minor updates.
1.3
November 2012
Updated address spaces section.
1.2
June 2012
Added peripheral region address
map.
1.1
May 2012
Initial release.
1.0
January 2012
Introduction to Cyclone V Hard Processor System (HPS)
Altera Corporation
cv_54001
Document Revision History
1-18
2013.12.30