
Figure 1-4: GX/GT/SX/ST Devices with Nine Transceiver Channels and Two PCIe HIP Blocks
The PCIe HIP blocks are located across Ch 1 and Ch 2 of bank GXB_L0, and Ch 1 and Ch 2 of bank GXB_L2.
GXB_L1
GXB_L0
Transceiver
Bank Names
PCIe Hard IP
Note:
1. 9-channel device transceiver channels are located on
banks L0, L1, and L2.
Ch 2
Ch 1
Ch 0
Ch 5
Ch 4
Ch 3
9 Ch
(1)
PCIe Hard IP
Ch 2
Ch 1
Ch 0
GXB_L2
Altera Corporation
Transceiver Architecture in Cyclone V Devices
1-5
Transceiver Banks
CV-53001
2013.05.06