
Meaning
BFM Value
Parameter
This parameter is 0, specifying that the BFM does not
assert the reset signal automatically.
0
Cycles of initial reset
FPGA-to-HPS AXI Slave Interface
The FPGA-to-HPS AXI slave interface,
f2h_axi_slave
, is connected to a Mentor Graphics AXI slave
BFM for simulation. Qsys configures the BFM as shown in the following table. The BFM clock input is
connected to
f2h_axi_clock
clock.
Table 29-5: Configuration of FPGA-to-HPS AXI Slave BFM
Value
Parameter
32
AXI Address Width
32, 64, 128
AXI Read Data Width
32, 64, 128
AXI Write Data Width
8
AXI ID Width
You control and monitor the AXI slave BFM by using the BFM API.
Related Information
•
on page 28-2
•
Mentor Verification IP Altera Edition User Guide
HPS-to-FPGA AXI Master Interface
The HPS-to-FPGA AXI master interface,
h2f_axi_master
, is connected to a Mentor Graphics AXI
master BFM for simulation. Qsys configures the BFM as shown in the following table. The BFM clock input
is connected to
h2f_axi_clock
clock.
Table 29-6: Configuration of HPS-to-FPGA AXI Master BFM
Value
Parameter
30
AXI Address Width
32, 64, 128
AXI Read and Write Data Width
12
AXI ID Width
You control and monitor the AXI master BFM by using the BFM API.
HPS Simulation Support
Altera Corporation
cv_54030
FPGA-to-HPS AXI Slave Interface
29-4
2013.12.30