![Altera Cyclone V Скачать руководство пользователя страница 77](http://html1.mh-extra.com/html/altera/cyclone-v/cyclone-v_device-handbook_2910791077.webp)
Figure 4-20: PLL Locations for Cyclone V E A9 Device, Cyclone V GX C9 Device, and Cyclone V GT D9 Device
This figure represents the top view of the silicon die that corresponds to a reverse view of the device package.
Pins
CLK[4..5][p,n]
4
Pins
Logical Clocks
2 Logical
Clocks
2 Logical Clocks
Pins
CLK[8..11][p,n]
CLK[0..3][p,n]
CLK[2,3]
CLK[10,11]
2
4
Logical
Clocks
4 Logical Clocks
FRACTIONALPLL_X0_Y81
FRACTIONALPLL_X0_Y64
FRACTIONALPLL_X0_Y39
FRACTIONALPLL_X0_Y22
FRACTIONALPLL_X0_Y1
FRACTIONALPLL_X121_Y1
4
4
4
4
PLL Strip
4
4
Pins
CLK[6..7][p,n]
FRACTIONALPLL_X0_Y108
FRACTIONALPLL_X121_Y108
2
Logical
Clocks
4
Clock Networks and PLLs in Cyclone V Devices
Altera Corporation
CV-52004
PLL Locations in Cyclone V Devices
4-20
2014.01.10