Bit
Name
Reset
Access Description
21
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
20:17
PRSSEL
0x0
RW
Scan Sequence PRS Trigger Select
Select PRS trigger for scan sequence.
Value
Mode
Description
0
PRSCH0
PRS ch 0 triggers scan sequence
1
PRSCH1
PRS ch 1 triggers scan sequence
2
PRSCH2
PRS ch 2 triggers scan sequence
3
PRSCH3
PRS ch 3 triggers scan sequence
4
PRSCH4
PRS ch 4 triggers scan sequence
5
PRSCH5
PRS ch 5 triggers scan sequence
6
PRSCH6
PRS ch 6 triggers scan sequence
7
PRSCH7
PRS ch 7 triggers scan sequence
8
PRSCH8
PRS ch 8 triggers scan sequence
9
PRSCH9
PRS ch 9 triggers scan sequence
10
PRSCH10
PRS ch 10 triggers scan sequence
11
PRSCH11
PRS ch 11 triggers scan sequence
16
PRSMODE
0
RW
Scan PRS Trigger Mode
PRS trigger mode of scan.
Value
Mode
Description
0
PULSED
Scan trigger is considered a regular async pulse that starts ADC warm-
up, then acquisition/conversion sequence. The ADC_CLK controls the
warmup-time.
1
TIMED
Scan trigger should be a pulse long enough to provide the required
warm-up time for the selected ADC warmup mode. The negative edge
requests sample acquisition. DELAY can be used to delay the warm-up
request if the pulse is too long.
15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14
FIFOOFACT
0
RW
Scan FIFO Overflow Action
Select how FIFO behaves when full
Value
Mode
Description
0
DISCARD
FIFO stops accepting new data if full, triggers SCANOF IRQ.
1
OVERWRITE
FIFO overwrites old data when full, triggers SCANOF IRQ.
13:12
DVL
0x0
RW
Scan DV Level Select
Select Scan Data Valid level. SCAN IRQ is set when (DVL+1) number of scan channels have been converted and their
results are available in the SCAN FIFO.
Reference Manual
ADC - Analog to Digital Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 890