32.5.22 GPIO_ROUTELOC0 - I/O Routing Location Register
Offset
Bit Position
0x444
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00
Access
R
W
Name
Bit
Name
Reset
Access Description
31:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5:0
SWVLOC
0x00
RW
I/O Location
Decides the location of the SWV pins.
Value
Mode
Description
0
LOC0
Location 0
1
LOC1
Location 1
2
LOC2
Location 2
3
LOC3
Location 3
32.5.23 GPIO_INSENSE - Input Sense Register
Offset
Bit Position
0x450
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
1
1
Access
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1
EM4WU
1
RW
EM4WU Interrupt Sense Enable
Set this bit to enable input sensing for EM4WU interrupts.
0
INT
1
RW
Interrupt Sense Enable
Set this bit to enable input sensing for interrupts.
Reference Manual
GPIO - General Purpose Input/Output
silabs.com
| Building a more connected world.
Rev. 1.1 | 1127