6.5.3 AAP_STATUS - Status Register
Offset
Bit Position
0x008
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
Access
R
R
Name
Bit
Name
Reset
Access Description
31:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1
LOCKED
0
R
AAP Locked
Set when the AAP is locked, .e.g the AAP Lock Word AAP lsb bits are not 0xF
0
ERASEBUSY
0
R
Device Erase Command Status
This bit is set when a device erase is executing.
6.5.4 AAP_CTRL - Control Register
Offset
Bit Position
0x00C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
Access
R
W
Name
Bit
Name
Reset
Access Description
31:1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
0
SYSBUSSTALL
0
RW
Stall the System Bus
When this bit is set, the system bus is stalled. Only the Cortex registers are accessible
Reference Manual
DBG - Debug Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 121