![Silicon Laboratories EFR32xG14 Wireless Gecko Reference Manual Download Page 598](http://html1.mh-extra.com/html/silicon-laboratories/efr32xg14-wireless-gecko/efr32xg14-wireless-gecko_reference-manual_1271728598.webp)
18.5.25 USARTn_CTRLX - Control Register Extended
Offset
Bit Position
0x064
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
Access
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3
RTSINV
0
RW
RTS Pin Inversion
When set, the RTS pin polarity is inverted.
Value
Description
0
The USn_RTS pin is low true
1
The USn_RTS pin is high true
2
CTSEN
0
RW
CTS Function Enabled
When set, frames in the TXBUFn will not be sent until link partner asserts CTS. Any data in the TX shift register will contin-
ue transmitting, the next TXBUFn data will not load into the TX shift register
Value
Description
0
Ingore CTS
1
Stop transmitting when CTS is negated
1
CTSINV
0
RW
CTS Pin Inversion
When set, the CTS pin polarity is inverted.
Value
Description
0
The USn_CTS pin is low true
1
The USn_CTS pin is high true
0
DBGHALT
0
RW
Debug Halt
.
Value
Description
0
Continue to transmit until TX buffer is empty
1
Complete the transmission in the shift register and then halt transmis-
sion; also negate RTS to stop link partner's transmission during debug
HALT. NOTE** The core clock should be equal to or faster than the pe-
ripheral clock; otherwise, each single step could transmit multiple
frames instead of just transmitting one frame.
Reference Manual
USART - Universal Synchronous Asynchronous Receiver/Transmitter
silabs.com
| Building a more connected world.
Rev. 1.1 | 598