25.5.2 ACMPn_INPUTSEL - Input Selection Register
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
0
0
0x00
0x00
0x00
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
30:28
CSRESSEL
0x0
RW
Capacitive Sense Mode Internal Resistor Select
These bits select the resistance value for the internal capacitive sense resistor. Resulting actual resistor values are given in
the device data sheets.
Value
Mode
Description
0
RES0
Internal capacitive sense resistor value 0
1
RES1
Internal capacitive sense resistor value 1
2
RES2
Internal capacitive sense resistor value 2
3
RES3
Internal capacitive sense resistor value 3
4
RES4
Internal capacitive sense resistor value 4
5
RES5
Internal capacitive sense resistor value 5
6
RES6
Internal capacitive sense resistor value 6
7
RES7
Internal capacitive sense resistor value 7
27
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
26
CSRESEN
0
RW
Capacitive Sense Mode Internal Resistor Enable
Enable/disable the internal capacitive sense resistor.
25
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
24
VLPSEL
0
RW
Low-Power Sampled Voltage Selection
Select the input to the sampled voltage VLP
Value
Mode
Description
0
VADIV
VADIV
1
VBDIV
VBDIV
23
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
ACMP - Analog Comparator
silabs.com
| Building a more connected world.
Rev. 1.1 | 825