Bit
Name
Reset
Access Description
1
HIGH
CH3 output is high in idle phase
2
LOW
CH3 output is low in idle phase
3
DAC
CH3 output is connected to VDAC output in idle phase. Note that this
mode is only available on channels 4, 5, 7, 10, 12, 13
5:4
CH2
0x0
RW
Channel 2 Idle Phase Configuration
This bitfield determines how the channel is configured during the idle phase
Value
Mode
Description
0
DISABLE
CH2 output is disabled in idle phase
1
HIGH
CH2 output is high in idle phase
2
LOW
CH2 output is low in idle phase
3
DAC
CH2 output is connected to VDAC output in idle phase. Note that this
mode is only available on channels 4, 5, 7, 10, 12, 13
3:2
CH1
0x0
RW
Channel 1 Idle Phase Configuration
This bitfield determines how the channel is configured during the idle phase
Value
Mode
Description
0
DISABLE
CH1 output is disabled in idle phase
1
HIGH
CH1 output is high in idle phase
2
LOW
CH1 output is low in idle phase
3
DAC
CH1 output is connected to VDAC output in idle phase. Note that this
mode is only available on channels 4, 5, 7, 10, 12, 13
1:0
CH0
0x0
RW
Channel 0 Idle Phase Configuration
This bitfield determines how the channel is configured during the idle phase
Value
Mode
Description
0
DISABLE
CH0 output is disabled in idle phase
1
HIGH
CH0 output is high in idle phase
2
LOW
CH0 output is low in idle phase
3
DAC
CH0 output is connected to VDAC output in idle phase. Note that this
mode is only available on channels 4, 5, 7, 10, 12, 13
Reference Manual
LESENSE - Low Energy Sensor Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 976