11.5.4 CMU_LFRCOCTRL - LFRCO Control Register
Offset
Bit Position
0x020
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x8
0x1
0x1
1
1
0
0x100
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:28
GMCCURTUNE
0x8
RW
Tuning of Gmc Current
Set to tune GMC current. This field is updated with the production calibrated value during reset, and the reset value might
therefore vary between devices.
27:26
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
25:24
TIMEOUT
0x1
RW
LFRCO Timeout
Configures the start-up delay for LFRCO. Do not change while LFRCO is enabled. When starting up the LFRCO after it has
been completely turned off, use TIMEOUT=16cycles. If the LFRCO has been retained on in EM4, then the TIMEOUT=2cy-
cles configuration is also allowed when re-enabling the LFRCO after EM4 exit (as it is still running).
Value
Mode
Description
0
2CYCLES
Timeout period of 2 cycles
1
16CYCLES
Timeout period of 16 cycles
2
32CYCLES
Timeout period of 32 cycles
23:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21:20
VREFUPDATE
0x1
RW
Control Vref Update Rate
Specify Vref update rate. This field can be updated with the production test value during reset, and the reset value might
therefore differ.
Value
Mode
Description
0
32CYCLES
32 clocks.
1
64CYCLES
64 clocks.
2
128CYCLES
128 clocks.
3
256CYCLES
256 clocks.
19
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
18
ENDEM
1
RW
Enable Dynamic Element Matching
Set to enable dynamic element matching. This improves average frequency accuracy at the cost of increased jitter.
Reference Manual
CMU - Clock Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 313