13.5.2 RTCC_PRECNT - Pre-Counter Value Register (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0000
Access
R
WH
Name
Bit
Name
Reset
Access Description
31:15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14:0
PRECNT
0x0000
RWH
Pre-Counter Value
Gives access to the Pre-counter value of the RTCC.
13.5.3 RTCC_CNT - Counter Value Register (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x008
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00000000
Access
R
WH
Name
Bit
Name
Reset
Access Description
31:0
CNT
0x00000000
RWH
Counter Value
Gives access to the main counter value of the RTCC. Register can not be written and will be read as zero when
RTCC_CTRL_CNTMODE = CALENDAR.
Reference Manual
RTCC - Real Time Counter and Calendar
silabs.com
| Building a more connected world.
Rev. 1.1 | 389