7.5.8 MSC_IF - Interrupt Flag Register
Offset
Bit Position
0x030
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
Access
R
R
R
R
R
R
R
R
Name
Bit
Name
Reset
Access Description
31:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8
LVEWRITE
0
R
Flash LVE Write Error Flag
If one, flash controller write command received while in LVE mode
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6
WDATAOV
0
R
Flash Controller Write Buffer Overflow
If one, flash controller write buffer overflow detected
5
ICACHERR
0
R
ICache RAM Parity Error Flag
If one, iCache RAM parity Error detected
4
PWRUPF
0
R
Flash Power Up Sequence Complete Flag
Set after MSC_CMD.PWRUP received, flash powered up complete and ready for read/write
3
CMOF
0
R
Cache Misses Overflow Interrupt Flag
Set when MSC_CACHEMISSES overflows
2
CHOF
0
R
Cache Hits Overflow Interrupt Flag
Set when MSC_CACHEHITS overflows
1
WRITE
0
R
Write Done Interrupt Read Flag
Set when a write is done
0
ERASE
0
R
Erase Done Interrupt Read Flag
Set when erase is done
Reference Manual
MSC - Memory System Controller
silabs.com
| Building a more connected world.
Rev. 1.1 | 141