23.5.17 VDACn_OPAx_TIMER - Operational Amplifier Timer Control Register
Offset
Bit Position
0x0AC
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x001
0x07
0x00
Access
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:26
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
25:16
SETTLETIME
0x001
RW
OPAx Output Settling Timeout Value
Number of clock cycles to drive the output
15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14:8
WARMUPTIME
0x07
RW
OPAx Warmup Time Count Value
OPAx warmup timeout value
7:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5:0
STARTUPDLY
0x00
RW
OPAx Startup Delay Count Value
OPAx startup delay in us. Used only in PRS sample of mode of stand alone opamp.
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 789