17.5.17 I2Cn_IEN - Interrupt Enable Register
Offset
Bit Position
0x040
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:19
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
18
CLERR
0
RW
CLERR Interrupt Enable
Enable/disable the CLERR interrupt
17
RXFULL
0
RW
RXFULL Interrupt Enable
Enable/disable the RXFULL interrupt
16
SSTOP
0
RW
SSTOP Interrupt Enable
Enable/disable the SSTOP interrupt
15
CLTO
0
RW
CLTO Interrupt Enable
Enable/disable the CLTO interrupt
14
BITO
0
RW
BITO Interrupt Enable
Enable/disable the BITO interrupt
13
RXUF
0
RW
RXUF Interrupt Enable
Enable/disable the RXUF interrupt
12
TXOF
0
RW
TXOF Interrupt Enable
Enable/disable the TXOF interrupt
11
BUSHOLD
0
RW
BUSHOLD Interrupt Enable
Enable/disable the BUSHOLD interrupt
10
BUSERR
0
RW
BUSERR Interrupt Enable
Enable/disable the BUSERR interrupt
9
ARBLOST
0
RW
ARBLOST Interrupt Enable
Enable/disable the ARBLOST interrupt
8
MSTOP
0
RW
MSTOP Interrupt Enable
Enable/disable the MSTOP interrupt
7
NACK
0
RW
NACK Interrupt Enable
Enable/disable the NACK interrupt
6
ACK
0
RW
ACK Interrupt Enable
Enable/disable the ACK interrupt
Reference Manual
I2C - Inter-Integrated Circuit Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 521