Bit
Name
Reset
Access Description
5
RXDATAV
0
RW
RXDATAV Interrupt Enable
Enable/disable the RXDATAV interrupt
4
TXBL
0
RW
TXBL Interrupt Enable
Enable/disable the TXBL interrupt
3
TXC
0
RW
TXC Interrupt Enable
Enable/disable the TXC interrupt
2
ADDR
0
RW
ADDR Interrupt Enable
Enable/disable the ADDR interrupt
1
RSTART
0
RW
RSTART Interrupt Enable
Enable/disable the RSTART interrupt
0
START
0
RW
START Interrupt Enable
Enable/disable the START interrupt
17.5.18 I2Cn_ROUTEPEN - I/O Routing Pin Enable Register
Offset
Bit Position
0x044
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
Access
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:2
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
1
SCLPEN
0
RW
SCL Pin Enable
When set, the SCL pin of the I
2
C is enabled.
0
SDAPEN
0
RW
SDA Pin Enable
When set, the SDA pin of the I
2
C is enabled.
Reference Manual
I2C - Inter-Integrated Circuit Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 522