23.5.4 VDACn_CH1CTRL - Channel 1 Control Register
Offset
Bit Position
0x00C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
0x0
0
Access
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:16
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
15:12
PRSSEL
0x0
RW
Channel 1 PRS Trigger Select
Select Channel 1 PRS input channel.
Value
Mode
Description
0
PRSCH0
PRS ch 0 triggers a conversion.
1
PRSCH1
PRS ch 1 triggers a conversion.
2
PRSCH2
PRS ch 2 triggers a conversion.
3
PRSCH3
PRS ch 3 triggers a conversion.
4
PRSCH4
PRS ch 4 triggers a conversion.
5
PRSCH5
PRS ch 5 triggers a conversion.
6
PRSCH6
PRS ch 6 triggers a conversion.
7
PRSCH7
PRS ch 7 triggers a conversion.
8
PRSCH8
PRS ch 8 triggers a conversion.
9
PRSCH9
PRS ch 9 triggers a conversion.
10
PRSCH10
PRS ch 10 triggers a conversion.
11
PRSCH11
PRS ch 11 triggers a conversion.
11:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8
PRSASYNC
0
RW
Channel 1 PRS Asynchronous Enable
Set this bit to 1 to treat PRS channel as asynchronous
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6:4
TRIGMODE
0x0
RW
Channel 1 Trigger Mode
Select Channel 1 conversion trigger.
Value
Mode
Description
0
SW
Channel 1 is triggered by CH1DATA or COMBDATA write
1
PRS
Channel 1 is triggered by PRS input
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 771