26.5.5 ADCn_SINGLECTRLX - Single Channel Control Register Continued
Offset
Bit Position
0x014
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x0
0
0x00
0x0
0
0
0x0
0x0
0x0
0
0x0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:29
REPDELAY
0x0
RW
REPDELAY Select for SINGLE REP Mode
Delay value between two repeated conversions.
Value
Mode
Description
0
NODELAY
No delay
1
4CYCLES
4 conversion clock cycles
2
8CYCLES
8 conversion clock cycles
3
16CYCLES
16 conversion clock cycles
4
32CYCLES
32 conversion clock cycles
5
64CYCLES
64 conversion clock cycles
6
128CYCLES
128 conversion clock cycles
7
256CYCLES
256 conversion clock cycles
28
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
27
CONVSTARTDELAY-
EN
0
RW
Enable Delaying Next Conversion Start
Delay value for next conversion start event.
Value
Description
0
CONVSTARTDELAY is disabled.
1
CONVSTARTDELAY is enabled.
26:22
CONVSTARTDELAY 0x00
RW
Delay Value for Next Conversion Start If CONVSTARTDELAYEN is
Set
Delay value for next conversion start event in 1us ticks (based on TIMEBASE).
Value
Description
DELAY
Delay the next conver-
sion start by (CON-
VSTA1) us
Reference Manual
ADC - Analog to Digital Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 883