Bit
Name
Reset
Access Description
6
CH0BL
0
RW
CH0BL Interrupt Enable
Enable/disable the CH0BL interrupt
5
CH1UF
0
RW
CH1UF Interrupt Enable
Enable/disable the CH1UF interrupt
4
CH0UF
0
RW
CH0UF Interrupt Enable
Enable/disable the CH0UF interrupt
3
CH1OF
0
RW
CH1OF Interrupt Enable
Enable/disable the CH1OF interrupt
2
CH0OF
0
RW
CH0OF Interrupt Enable
Enable/disable the CH0OF interrupt
1
CH1CD
0
RW
CH1CD Interrupt Enable
Enable/disable the CH1CD interrupt
0
CH0CD
0
RW
CH0CD Interrupt Enable
Enable/disable the CH0CD interrupt
23.5.10 VDACn_CH0DATA - Channel 0 Data Register
Offset
Bit Position
0x024
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x800
Access
R
WH
Name
Bit
Name
Reset
Access Description
31:12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11:0
DATA
0x800
RWH
Channel 0 Data
This register contains the value which will be converted by DAC channel 0.
Reference Manual
VDAC - Digital to Analog Converter
silabs.com
| Building a more connected world.
Rev. 1.1 | 781