10.5.19 EMU_DCDCLNCOMPCTRL - DCDC Low Noise Compensator Control Register
Offset
Bit Position
0x058
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x5
0x7
0x2
0x4
0x07
0x7
Access
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:28
COMPENC3
0x5
RW
Low Noise Mode Compensator C3 Trim Value
LN mode compensator C3 trim, 0.5pF-8pF in 0.5pF steps. Reset with POR, Hard Pin Reset, or BOD Reset.
27
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
26:24
COMPENC2
0x7
RW
Low Noise Mode Compensator C2 Trim Value
LN mode compensator C2 trim, 1pF-8pF in 1pF steps. Reset with POR, Hard Pin Reset, or BOD Reset.
23:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21:20
COMPENC1
0x2
RW
Low Noise Mode Compensator C1 Trim Value
LN mode compensator C1 trim, 0.15pF-0.60pF in 0.15pF step. Reset with POR, Hard Pin Reset, or BOD Reset.
19:16
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
15:12
COMPENR3
0x4
RW
Low Noise Mode Compensator R3 Trim Value
LN mode compensator r3 trim, 5-80KOhm in 5Khom steps. Reset with POR, Hard Pin Reset, or BOD Reset.
11:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8:4
COMPENR2
0x07
RW
Low Noise Mode Compensator R2 Trim Value
LN mode compensator r2 trim, 50-1600KOhm, in 50KOhm steps. Reset with POR, Hard Pin Reset, or BOD Reset.
3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
2:0
COMPENR1
0x7
RW
Low Noise Mode Compensator R1 Trim Value
LN mode compensator r1 trim, 500-1200kOhm, in 100KOhm steps. Reset with POR, Hard Pin Reset, or BOD Reset.
Reference Manual
EMU - Energy Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 261