28.5.2 LESENSE_TIMCTRL - Timing Control Register (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x004
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0x0
0x00
0x0
0x0
0x0
Access
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:29
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
28
AUXSTARTUP
0
RW
AUXHFRCO Startup Configuration
This bit can be set to ONDEMAND to delay startup of the AUXHFRCO when high frequency timer is used
Value
Mode
Description
0
PREDEMAND
AUXHFRCO is started half a clock cycle before it's needed
1
ONDEMAND
AUXHFRCO is started at the time it is needed
27:24
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
23:22
STARTDLY
0x0
RW
Start Delay Configuration
Delay sensor interaction STARTDELAY LFACLK
LESENSE
cycles for each channel
21:20
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
19:12
PCTOP
0x00
RW
Period Counter Top Value
These bits contain the top value for the period counter.
11
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
10:8
PCPRESC
0x0
RW
Period Counter Prescaling
This bitfield is used to divide the clock to the period counter
Value
Mode
Description
0
DIV1
The period counter clock frequency is LFACLK
LESENSE
/1
1
DIV2
The period counter clock frequency is LFACLK
LESENSE
/2
2
DIV4
The period counter clock frequency is LFACLK
LESENSE
/4
3
DIV8
The period counter clock frequency is LFACLK
LESENSE
/8
4
DIV16
The period counter clock frequency is LFACLK
LESENSE
/16
5
DIV32
The period counter clock frequency is LFACLK
LESENSE
/32
Reference Manual
LESENSE - Low Energy Sensor Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 957