8.6.17 LDMA_CHx_REQSEL - Channel Peripheral Request Select Register
Offset
Bit Position
0x080
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00
0x0
Access
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:22
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
21:16
SOURCESEL
0x00
RW
Source Select
Select input source to DMA channel.
Value
Mode
Description
0b000000
NONE
No source selected
0b000001
PRS
Peripheral Reflex System
0b001000
ADC0
Analog to Digital Converter 0
0b001010
VDAC0
Digital to Analog Converter 0
0b001100
USART0
Universal Synchronous/Asynchronous Receiver/Transmitter 0
0b001101
USART1
Universal Synchronous/Asynchronous Receiver/Transmitter 1
0b010000
LEUART0
Low Energy UART 0
0b010100
I2C0
I2C 0
0b011000
TIMER0
Timer 0
0b011001
TIMER1
Timer 1
0b011010
WTIMER0
Wide Timer 0
0b110000
MSC
Memory System Controller
0b110001
CRYPTO0
Advanced Encryption Standard Accelerator 0
0b110011
LESENSE
Low Energy Sensor Interface
15:4
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
3:0
SIGSEL
0x0
RW
Signal Select
Select input signal to DMA channel.
Value
Mode
Description
SOURCESEL =
0b000000
(NONE)
0bxxxx
OFF
Channel input selection is turned off
SOURCESEL =
0b000001
(PRS)
Reference Manual
LDMA - Linked DMA Controller
silabs.com
| Building a more connected world.
Rev. 1.1 | 189