11.5.35 CMU_HFRADIOPRESC - High Frequency Radio Peripheral Clock Prescaler Register
Offset
Bit Position
0x110
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x000
Access
R
W
Name
Bit
Name
Reset
Access Description
31:17
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
16:8
PRESC
0x000
RW
HFRADIOCLK Prescaler
Specifies the clock divider for the HFRADIOCLK (relative to HFCLK).
Value
Description
PRESC
Clock division factor of PRESC+1.
7:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11.5.36 CMU_HFEXPPRESC - High Frequency Export Clock Prescaler Register
Offset
Bit Position
0x114
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00
Access
R
W
Name
Bit
Name
Reset
Access Description
31:13
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
12:8
PRESC
0x00
RW
HFEXPCLK Prescaler
Specifies the clock divider for HFEXPCLK (relative to HFCLK).
Value
Description
PRESC
Clock division factor of PRESC+1.
7:0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
CMU - Clock Management Unit
silabs.com
| Building a more connected world.
Rev. 1.1 | 350