![Silicon Laboratories EFR32xG14 Wireless Gecko Reference Manual Download Page 22](http://html1.mh-extra.com/html/silicon-laboratories/efr32xg14-wireless-gecko/efr32xg14-wireless-gecko_reference-manual_1271728022.webp)
28.5.9 LESENSE_CHEN - Channel Enable Register (Async Reg) . . . . . . . . . . . 967
28.5.10 LESENSE_SCANRES - Scan Result Register (Async Reg) . . . . . . . . . . 968
28.5.11 LESENSE_STATUS - Status Register (Async Reg) . . . . . . . . . . . . . 969
28.5.12 LESENSE_PTR - Result Buffer Pointers (Async Reg) . . . . . . . . . . . . 970
28.5.13 LESENSE_BUFDATA - Result Buffer Data Register (Async Reg) (Actionable Reads) . 970
28.5.14 LESENSE_CURCH - Current Channel Index (Async Reg)
. . . . . . . . . . 971
28.5.15 LESENSE_DECSTATE - Current Decoder State (Async Reg) . . . . . . . . . 971
28.5.16 LESENSE_SENSORSTATE - Decoder Input Register (Async Reg)
. . . . . . . 972
28.5.17 LESENSE_IDLECONF - GPIO Idle Phase Configuration (Async Reg)
. . . . . . 973
28.5.18 LESENSE_ALTEXCONF - Alternative Excite Pin Configuration (Async Reg) . . . . 977
28.5.19 LESENSE_IF - Interrupt Flag Register . . . . . . . . . . . . . . . . . 980
28.5.20 LESENSE_IFS - Interrupt Flag Set Register . . . . . . . . . . . . . . . 982
28.5.21 LESENSE_IFC - Interrupt Flag Clear Register . . . . . . . . . . . . . . . 984
28.5.22 LESENSE_IEN - Interrupt Enable Register . . . . . . . . . . . . . . . . 986
28.5.23 LESENSE_SYNCBUSY - Synchronization Busy Register . . . . . . . . . . . 987
28.5.24 LESENSE_ROUTEPEN - I/O Routing Register (Async Reg) . . . . . . . . . . 988
28.5.25 LESENSE_STx_TCONFA - State Transition Configuration a (Async Reg) . . . . . 990
28.5.26 LESENSE_STx_TCONFB - State Transition Configuration B (Async Reg) . . . . . 992
28.5.27 LESENSE_BUFx_DATA - Scan Results (Async Reg) . . . . . . . . . . . . 993
28.5.28 LESENSE_CHx_TIMING - Scan Configuration (Async Reg) . . . . . . . . . . 994
28.5.29 LESENSE_CHx_INTERACT - Scan Configuration (Async Reg) . . . . . . . . . 995
28.5.30 LESENSE_CHx_EVAL - Scan Configuration (Async Reg) . . . . . . . . . . . 997
29. GPCRC - General Purpose Cyclic Redundancy Check
. . . . . . . . . . . . . . 999
29.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 999
29.2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 999
. . . . . . . . . . . . . . . . . . . . . . . . . 1000
29.3.1 Polynomial Specification . . . . . . . . . . . . . . . . . . . . . . . 1001
29.3.2 Input and Output Specification . . . . . . . . . . . . . . . . . . . . . 1001
29.3.3 Initialization . . . . . . . . . . . . . . . . . . . . . . . . . . . 1001
29.3.4 DMA Usage . . . . . . . . . . . . . . . . . . . . . . . . . . . 1001
29.3.5 Byte-Level Bit Reversal and Byte Reordering . . . . . . . . . . . . . . . . 1002
29.4 Register Map. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1004
29.5 Register Description . . . . . . . . . . . . . . . . . . . . . . . . . . 1005
29.5.1 GPCRC_CTRL - Control Register . . . . . . . . . . . . . . . . . . . 1005
29.5.2 GPCRC_CMD - Command Register . . . . . . . . . . . . . . . . . . 1006
29.5.3 GPCRC_INIT - CRC Init Value . . . . . . . . . . . . . . . . . . . . 1006
29.5.4 GPCRC_POLY - CRC Polynomial Value . . . . . . . . . . . . . . . . . 1007
29.5.5 GPCRC_INPUTDATA - Input 32-bit Data Register . . . . . . . . . . . . . . 1007
29.5.6 GPCRC_INPUTDATAHWORD - Input 16-bit Data Register . . . . . . . . . . . 1008
29.5.7 GPCRC_INPUTDATABYTE - Input 8-bit Data Register . . . . . . . . . . . . 1008
29.5.8 GPCRC_DATA - CRC Data Register . . . . . . . . . . . . . . . . . . 1009
29.5.9 GPCRC_DATAREV - CRC Data Reverse Register
. . . . . . . . . . . . . 1009
29.5.10 GPCRC_DATABYTEREV - CRC Data Byte Reverse Register . . . . . . . . . 1010
30. TRNG - True Random Number Generator . . . . . . . . . . . . . . . . . . . 1011
30.1 Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1011
silabs.com
| Building a more connected world.
Rev. 1.1 | 22