19.5.16 LEUARTn_PULSECTRL - Pulse Control Register (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x03C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0x0
Access
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5
PULSEFILT
0
RW
Pulse Filter
Enable a one-cycle pulse filter for pulse extender
Value
Description
0
Filter is disabled. Pulses must be at least 2 cycles long for reliable de-
tection.
1
Filter is enabled. Pulses must be at least 3 cycles long for reliable de-
tection.
4
PULSEEN
0
RW
Pulse Generator/Extender Enable
Filter LEUART output through pulse generator and the LEUART input through the pulse extender.
3:0
PULSEW
0x0
RW
Pulse Width
Configure the pulse width of the pulse generator as a number of 32.768 kHz clock cycles.
Reference Manual
LEUART - Low Energy Universal Asynchronous Receiver/Transmitter
silabs.com
| Building a more connected world.
Rev. 1.1 | 643