13.5 Register Description
13.5.1 RTCC_CTRL - Control Register (Async Reg)
For more information about asynchronous registers see
4.3 Access to Low Energy Peripherals (Asynchronous Registers)
Offset
Bit Position
0x000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0
0
0
0
0x0
0
0
0
0
Access
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
R
W
Name
Bit
Name
Reset
Access Description
31:18
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
17
LYEARCORRDIS
0
RW
Leap Year Correction Disabled
When cleared, February has 29 days in leap years. When set, February always has 28 days.
16
CNTMODE
0
RW
Main Counter Mode
Configure count mode for the main counter.
Value
Mode
Description
0
NORMAL
The main counter is incremented with 1 for each tick.
1
CALENDAR
The main counter is in calendar mode.
15
OSCFDETEN
0
RW
Oscillator Failure Detection Enable
When set, the OSCFAIL interrupt flag will be set if no ticks are detected on LFCLK
RTCC
within one ULFRCO cycle.
14:13
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
12
CNTTICK
0
RW
Counter Prescaler Mode
Select whether the main counter should tick on RTCC_CC0_CCV[14:0] compare match with the pre-counter or tick on a
pre-counter tap selected in CNTPRESC bitfield in the RTCC_CTRL register.
Value
Mode
Description
0
PRESC
CNT register ticks according to configuration in CNTPRESC.
1
CCV0MATCH
CNT register ticks when PRECNT matches RTCC_CC0_CCV[14:0]
11:8
CNTPRESC
0x0
RW
Counter Prescaler Value
Configure counting frequency of the CNT register.
Value
Mode
Description
0
DIV1
CLK
CNT
= LFECLK
RTCC
/1
1
DIV2
CLK
CNT
= LFECLK
RTCC
/2
Reference Manual
RTCC - Real Time Counter and Calendar
silabs.com
| Building a more connected world.
Rev. 1.1 | 387