Bit
Name
Reset
Access Description
2
DIV4
CLK
CNT
= LFECLK
RTCC
/4
3
DIV8
CLK
CNT
= LFECLK
RTCC
/8
4
DIV16
CLK
CNT
= LFECLK
RTCC
/16
5
DIV32
CLK
CNT
= LFECLK
RTCC
/32
6
DIV64
CLK
CNT
= LFECLK
RTCC
/64
7
DIV128
CLK
CNT
= LFECLK
RTCC
/128
8
DIV256
CLK
CNT
= LFECLK
RTCC
/256
9
DIV512
CLK
CNT
= LFECLK
RTCC
/512
10
DIV1024
CLK
CNT
= LFECLK
RTCC
/1024
11
DIV2048
CLK
CNT
= LFECLK
RTCC
/2048
12
DIV4096
CLK
CNT
= LFECLK
RTCC
/4096
13
DIV8192
CLK
CNT
= LFECLK
RTCC
/8192
14
DIV16384
CLK
CNT
= LFECLK
RTCC
/16384
15
DIV32768
CLK
CNT
= LFECLK
RTCC
/32768
7:6
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
5
CCV1TOP
0
RW
CCV1 Top Value Enable
When set, the counter wraps around on a CC1 event.
4
PRECCV0TOP
0
RW
Pre-counter CCV0 Top Value Enable
When set, the pre-counter wraps around when PRECNT equals RTCC_CC0_CCV[14:0].
3
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
2
DEBUGRUN
0
RW
Debug Mode Run Enable
Set this bit to keep the RTCC running during a debug halt.
Value
Description
0
RTCC is frozen in debug mode
1
RTCC is running in debug mode
1
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
0
ENABLE
0
RW
RTCC Enable
Enable the RTCC.
Reference Manual
RTCC - Real Time Counter and Calendar
silabs.com
| Building a more connected world.
Rev. 1.1 | 388