17.5.5 I2Cn_CLKDIV - Clock Division Register
Offset
Bit Position
0x010
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x000
Access
R
W
Name
Bit
Name
Reset
Access Description
31:9
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
8:0
DIV
0x000
RW
Clock Divider
Specifies the clock divider for the I
2
C. Note that DIV must be 1 or higher when slave is enabled.
17.5.6 I2Cn_SADDR - Slave Address Register
Offset
Bit Position
0x014
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reset
0x00
Access
R
W
Name
Bit
Name
Reset
Access Description
31:8
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
7:1
ADDR
0x00
RW
Slave Address
Specifies the slave address of the device.
0
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
Reference Manual
I2C - Inter-Integrated Circuit Interface
silabs.com
| Building a more connected world.
Rev. 1.1 | 510