INDEX
Index-6
MCF5272 User’s Manual
P
Parallel input/output ports, 1-6
Pin descriptions, ??–19-37
address bus, 19-16
byte strobes, 19-17
clock, 19-23
data bus, 19-16
dynamic data bus sizing, 19-17
general-purpose I/O ports, 19-21
interrupt request inputs, 19-21
JTAG test access port and BDM debug
operating mode configuration, 19-36
PLI TDM ports, 19-29–19-34
power supply, 19-37
QSPI signals, 19-28–19-29
RSTI, 19-20
SDRAM
UART0 module signals, 19-22–19-23
USB module signals and PA, 19-23–19-24
Pipelines
instruction fetch, 2-12
operand execution, 2-13
PLIC
aperiodic status register, 13-25
application examples, 13-35–13-43
automatic echo mode, 13-10
B1 data
receive registers, 13-16
transmit registers, 13-18
B2 data
receive registers, 13-17
transmit registers, 13-19
B-Channel
HDLC encoded data, 13-7
unencoded data, 13-6
clock select register, 13-34
clock synthesis, 13-12
D data
receive registers, 13-17
transmit registers, 13-19
D-Channel
HDLC encoded data, 13-7
unencoded data, 13-8
D-Channel request register, 13-33
D-Channel status register, 13-32
frame sync synthesis, 13-14
GCI C/I channel
receive registers, 13-29
transmit registers, 13-31
transmit status register, 13-31
GCI interrupts aperiodic status, 13-11
GCI monitor channel
receive registers, 13-26
transmit abort register, 13-28
transmit registers, 13-27
transmit status register, 13-28
GCI/IDL
B- and D-Channel
receive data registers, 13-4
transmit data registers, 13-5
B- and D-Channel bit alignment, 13-6
block, 13-3
D-Channel contention, 13-9
looping modes, 13-9
periodic frame interrupts, 13-11
initialization, 13-36
interrupt configuration
example, 13-37
registers, 13-22
interrupt control, 13-12
introduction, 13-1
local loopback mode, 13-10
loopback control register, 13-21
periodic status registers, 13-24
port configuration
example, 13-36
registers, 13-20
register memory map, 13-15
registers, general, 13-16
remote loopback mode, 13-10
super frame sync generation, 13-13
sync delay registers, 13-34
timing generator, 13-12
Ports
Power management registers, 6-7
Program counter, 2-17
Programming model
Programming models
Ethernet, 11-11
instruction cache, 4-12
MAC, 2-18
overview, 2-15
ROM, 4-6
SIM, 6-3
SRAM, 4-2
supervisor, 2-18, 2-18
user, 2-16
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...