13-26
MCF5272 User’s Manual
PLIC Registers
13.5.12 GCI Monitor Channel Receive Registers
(P3GMR–P0GMR)
All bits in these registers are read only and are initialized to 0x00FF on hardware or
software reset.
PLGMR are 16-bit register containing the received monitor channel bits for each of the four
receive ports on the MCF5272.
A byte of monitor channel data received on a certain port is put into an associated register
using the format shown in Figure 13-24. A maskable interrupt is generated when a byte is
written into any of these four registers.
13, 9, 5, 1
GMRn
GCI monitor received. When set, this bit indicates that data has been written to a
monitor channel receive register. An interrupt is queued when this bit is set if the
GMR interrupt enable bit has been set in the corresponding PLICR register. The
GMR bit and associated interrupt are automatically cleared when the corresponding
PLGMR register has been read by the CPU.
12, 8, 4, 0
GMTn
GCI monitor transmitted. When set, this bit indicates that the monitor channel
transmit register is empty. An interrupt is queued when this bit is set if the GMT
interrupt enable bit has been set in the corresponding PLICR register. The GMT bit
and associated interrupt are automatically cleared when the PGMTS register has
been read by the CPU.
15
11
10
9
8
7
0
Field
—
EOM
AB
MC
M
Reset
0000_0000_1111_1111
R/W
Read Only
Addr
MBAR + 0x360 (P0GMR); 0x362 (P1GMR); 0x364 (P2GMR); 0x366 (P3GMR)
Figure 13-24. GCI Monitor Channel Receive Registers (P0GMR–P3GMR)
Table 13-7. P0GMR–P3GMR Field Descriptions
Bits
Name
Description
15–11
—
Reserved, should be cleared.
10
EOM
End of message.
0 Default at reset.
1 Indicates to the CPU that an end-of-message condition has been recognized on
the E bit. EOM is automatically cleared when the PLGMR register has been read
by the CPU.
9
AB
Abort.
0 Default at reset.
1 Indicates that the GCI controller has recognized an abort condition and is
acknowledging the abort. It is automatically cleared by the CPU when the
PLGMR register has been read.
Table 13-6. PASR Field Descriptions (Continued)
Bits
Name
Description
Summary of Contents for DigitalDNA ColdFire MCF5272
Page 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Page 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Page 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Page 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Page 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Page 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Page 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Page 338: ...13 44 MCF5272 User s Manual Application Examples ...
Page 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Page 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Page 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Page 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...